Detail publikace

A Tool for VLIW Processors Code Optimizing

Originální název

A Tool for VLIW Processors Code Optimizing

Anglický název

A Tool for VLIW Processors Code Optimizing

Jazyk

en

Originální abstrakt

The paper demonstrates the behavior of low- and high-level programming languages on the multicore digital signal processors based on Very Long Instruction Word architecture. The aim of the paper is to present a tool that can be used to implement any digital signal processing algorithm on such processors with efficiency of the low-level languages, but with the advantages of the high-level programming languages. Preliminary result is the software that uses a signal-flow graph approach to describe an algorithm, generates low-level assembly code and provides (graphical) information about the algorithm.

Anglický abstrakt

The paper demonstrates the behavior of low- and high-level programming languages on the multicore digital signal processors based on Very Long Instruction Word architecture. The aim of the paper is to present a tool that can be used to implement any digital signal processing algorithm on such processors with efficiency of the low-level languages, but with the advantages of the high-level programming languages. Preliminary result is the software that uses a signal-flow graph approach to describe an algorithm, generates low-level assembly code and provides (graphical) information about the algorithm.

BibTex


@inproceedings{BUT155771,
  author="Roman {Mego} and Tomáš {Frýza}",
  title="A Tool for VLIW Processors Code Optimizing",
  annote="The paper demonstrates the behavior of low- and high-level programming languages on the multicore digital signal processors based on Very Long Instruction Word architecture. The aim of the paper is to present a tool that can be used to implement any digital signal processing algorithm on such processors with efficiency of the low-level languages, but with the advantages of the high-level programming languages. Preliminary result is the software that uses a signal-flow graph approach to describe an algorithm, generates low-level assembly code and provides (graphical) information about the algorithm.",
  address="Ain Shams University",
  booktitle="Proceedings of the 13th International Conference on Computer Engineering and Systems (ICCES 2018)",
  chapter="155771",
  doi="10.1109/ICCES.2018.8639186",
  howpublished="online",
  institution="Ain Shams University",
  year="2019",
  month="february",
  pages="601--604",
  publisher="Ain Shams University",
  type="conference paper"
}