Publication detail

Binary Memory Implemented by Using Variable Gain Amplifiers With Multipliers

PETRŽELA, J. ŠOTNER, R.

Original Title

Binary Memory Implemented by Using Variable Gain Amplifiers With Multipliers

Type

journal article in Web of Science

Language

English

Original Abstract

This work describes design process toward fully analogue binary memory where two coupled piecewise-linear (PWL) resistors are implemented using novel network topology with voltage gain amplifiers (VGA). These versatile active devices allow slopes of individual segments of ampere-voltage (AV) characteristics associated with PWL two-terminals to be electronically adjustable via external DC voltage. Numerical analysis of designed memory cell covers all mandatory parts: phase portraits, calculation of the largest Lyapunov exponent (LLE), basins of attraction for the typical strange attractors, and high resolution circuit-oriented bifurcation sequences. A transition from the stable states toward chaotic regime through metastability is proved via real measurement. The robustness of the generated chaotic attractors is verified by captured oscilloscope screenshots.

Keywords

Analogue binary memory; bifurcation diagram; electronic tuning; chaos; Lyapunov exponent; piecewise-linear (PWL) resistors; strange attractor

Authors

PETRŽELA, J.; ŠOTNER, R.

Released

1. 11. 2020

Publisher

IEEE

Location

Piscataway

ISBN

2169-3536

Periodical

IEEE Access

Year of study

8

Number

1

State

United States of America

Pages from

197276

Pages to

197286

Pages count

11

URL

Full text in the Digital Library

BibTex

@article{BUT165781,
  author="Jiří {Petržela} and Roman {Šotner}",
  title="Binary Memory Implemented by Using Variable Gain Amplifiers With Multipliers",
  journal="IEEE Access",
  year="2020",
  volume="8",
  number="1",
  pages="197276--197286",
  doi="10.1109/ACCESS.2020.3034665",
  issn="2169-3536",
  url="https://ieeexplore.ieee.org/document/9244145"
}